12 Commits

Author SHA1 Message Date
d25dacf35b add sum function for addition of two registers 2023-06-26 21:05:45 +03:00
4dfd6ef417 revert 65750694e4
revert Delete 'bitutilities.py'
2023-06-26 00:26:09 +03:00
a6e4b4b4d6 revert e80304f84d
revert Delete 'main.py'
2023-06-26 00:24:47 +03:00
b64516243c revert 0dc2bd3950
revert Delete 'README.md'
2023-06-26 00:24:33 +03:00
d2eaf9fe76 revert c730e0d1bd
revert Rusty implementation.
2023-06-26 00:23:54 +03:00
c730e0d1bd Rusty implementation. 2023-06-26 00:24:45 +03:00
e80304f84d Delete 'main.py' 2023-06-26 00:15:11 +03:00
65750694e4 Delete 'bitutilities.py' 2023-06-26 00:15:07 +03:00
0dc2bd3950 Delete 'README.md' 2023-06-26 00:15:01 +03:00
ede83eeb8e Optimised reverse method (I have proofs of speed) (I have been slightly mistaken). 2023-06-25 22:57:12 +03:00
f747e3b530 Optimised reverse method (I have proofs of speed). 2023-06-25 22:33:52 +03:00
f508ca51c8 Modified prints for readability (again). 2023-06-25 22:32:34 +03:00
2 changed files with 56 additions and 4 deletions

View File

@@ -4,7 +4,7 @@ from collections import deque
class BasicRegister:
"""The BasicRegister represents a hardware register capable of manipulating multiple bits at a time.
:param list[bool] memory: The bits stored inside the register.
:param deque[bool] memory: The bits stored inside the register.
"""
def __init__(self, memory: list[bool]):
@@ -15,7 +15,7 @@ class BasicRegister:
return f"Memory: {[int(value) for value in self.memory]}"
def reverse(self):
self.memory = [not value for value in self.memory]
self.memory = deque([not value for value in self.memory])
def left_shift(self, digit_to_fill: bool = False, steps_shifted: int = 1) -> deque[bool]:
self.memory.extend([digit_to_fill] * steps_shifted)
@@ -27,6 +27,10 @@ class BasicRegister:
shifted_radices: deque[bool] = deque([self.memory.pop() for _i in range(steps_shifted)])
return shifted_radices
def adjust_size(self, s: int) -> None:
current_memory_size: int = len(self.memory)
return BasicRegister([False] * max(s - current_memory_size, 0) + list(self.memory)[-current_memory_size:])
def get_memory(variable_name: str) -> list[bool]:
"""
@@ -44,3 +48,39 @@ def get_memory(variable_name: str) -> list[bool]:
return [True if character == "1" else False for character in input_chars]
else:
print(f"[ERROR] The {variable_name} may contain only 1-s and 0-s!")
def sum(a_original: BasicRegister, b_original: BasicRegister) -> BasicRegister:
"""
Sums two registers' values.
:param BasicRegister a: First register.
:param BasicRegister b: Second register.
:return: Register containing the result.
:rtype: BasicRegister
"""
size_a = len(a_original.memory)
size_b = len(b_original.memory)
required_size = max(size_a, size_b)
if size_a != size_b:
a = a_original.adjust_size(required_size)
b = b_original.adjust_size(required_size)
else:
a = a_original
b = b_original
c = BasicRegister([False] * required_size)
carry = False
for i in range(size_a - 1, 0, -1):
current_bit_sum = a.memory[i] + b.memory[i] + carry
carry = bool(current_bit_sum & 2)
c.memory[i] = bool(current_bit_sum & 1)
final_bit_sum = a.memory[0] + b.memory[0] + carry
c.memory[0] = bool(final_bit_sum & 1)
return c

16
main.py
View File

@@ -1,16 +1,28 @@
from bitutilities import *
import timeit
if __name__ == '__main__':
reg: BasicRegister = BasicRegister(get_memory("memory"))
# print(type(reg))
print("\nRegister:")
print(reg)
print()
print("\nReversed:")
reg.reverse()
print(reg)
print("\nShifted left:")
print([int(value) for value in reg.left_shift()])
print(reg)
print()
print("\nShifted right:")
print([int(value) for value in reg.right_shift()])
print(reg)
reg2: BasicRegister = BasicRegister(get_memory("more memory"))
reg3: BasicRegister = sum(reg, reg2)
print(reg3)